ImageVerifierCode 换一换
格式:PDF , 页数:8 ,大小:93.80KB ,
资源ID:188542      下载积分:12 积分
快捷下载
登录下载
邮箱/手机:
温馨提示:
快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。 如填写123,账号就是123,密码也是123。
特别说明:
请自助下载,系统不会自动发送文件的哦; 如果您已付费,想二次下载,请登录后访问:我的下载记录
支付方式: 支付宝扫码支付 微信扫码支付   
验证码:   换一换

加入VIP,免费下载
 

温馨提示:由于个人手机设置不同,如果发现不能下载,请复制以下地址【https://www.wnwk.com/docdown/188542.html】到电脑端继续下载(重复下载不扣费)。

已注册用户请登录:
账号:
密码:
验证码:   换一换
  忘记密码?
三方登录: QQ登录  

下载须知

1: 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。
2: 试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。
3: 文件的所有权益归上传用户所有。
4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
5. 本站仅提供交流平台,并不能对任何下载内容负责。
6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。

版权提示 | 免责声明

本文(ASTM_F_1260M_-_96_2003.pdf)为本站会员(益****师)主动上传,蜗牛文库仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知蜗牛文库(发送邮件至admin@wnwk.com或直接QQ联系客服),我们立即给予删除!

ASTM_F_1260M_-_96_2003.pdf

1、Designation:F 1260M 96(Reapproved 2003)METRICStandard Test Methodfor Estimating Electromigration Median Time-To-Failure andSigma of Integrated Circuit Metallizations Metric1This standard is issued under the fixed designation F 1260M;the number immediately following the designation indicates the year

2、 oforiginal adoption or,in the case of revision,the year of last revision.A number in parentheses indicates the year of last reapproval.Asuperscript epsilon(e)indicates an editorial change since the last revision or reapproval.1.Scope1.1 This test method is designed to characterize the failuredistri

3、bution of interconnect metallizations such as are used inmicroelectronic circuits and devices that fail due to electromi-gration under specified d-c current density and temperaturestress.This test method is intended to be used only when thefailure distribution can be described by a log-Normal distri

4、bu-tion.1.2 This test method is intended for use as a referee methodbetween laboratories and for comparing metallization alloysand metallizations prepared in different ways.It is not intendedfor qualifying vendors or for determining the use-life of ametallization.1.3 The test method is an accelerate

5、d stress test of four-terminal structures(see Guide F 1259M)where the failurecriterion is either an open circuit in the test line or a prescribedpercent increase in the resistance of the test structure.1.4 This test method allows the test structures of a test chipto be stressed while still part of t

6、he wafer(or a portion thereof)or while bonded to a package and electrically accessible bymeans of package terminals.1.5 This test method is not designed to characterize themetallization for failure modes involving short circuits be-tween adjacent metallization lines or between two levels ofmetalliza

7、tion.1.6 This test method is not intended for the case where thestress test is terminated before all parts have failed.1.7 This test method is primarily designed to analyzecomplete data.An option is provided for analyzing censoreddata(that is,when the stress test is halted before all parts undertest

8、 have failed).1.8 This standard does not purport to address all of thesafety concerns,if any,associated with its use.It is theresponsibility of the user of this standard to establish appro-priate safety and health practices and determine the applica-bility of regulatory limitations prior to use.2.Re

9、ferenced Documents2.1 ASTM Standards:F 1259MGuide for Design of Flat,Straight-Line TestStructures for Detecting Metallization Open-Circuit orResistance-Increase Failure due to Electromigration Met-ric2F 1261MTest Method for Determining the Average Elec-trical Width of a Straight,Thin-Film Metal Line

10、 Metric22.2Other Standards:EIA/JEDEC Standard 33-A Standard Method for Mea-suring and Using the Temperature Coefficient of Resis-tance to Determine the Temperature of a MetallizationLine3EIA/JEDEC Standard 37 Lognormal Analysis of Uncen-sored Data,and of Singly Right-Censored Data Utilizingthe Perss

11、on and Rootzen Method33.Terminology3.1 Definitions of Terms Specific to This Standard:3.1.1 metallizationthe thin-film metallic conductor usedas electrical interconnects in a microelectronic integratedcircuit.3.1.2 test chipan area on a wafer containing one or moretest structures that are stressed a

12、ccording to the test methodwhile either is still part of the wafer or after having beenseparated and packaged.3.1.3 test linea straight metallization line of designeduniform width that is subjected to the current density andtemperature stresses prescribed in the test method.3.1.4 test structurea pas

13、sive metallization structure,withterminals to permit electrical access,that is fabricated on asemiconductor wafer by the normal procedures used to manu-facture microelectronic integrated devices.1This test method is under the jurisdiction of ASTM Committee F01 onElectronics and is the direct respons

14、ibility of Subcommittee F01.11 on Quality andHardness Assurance.Current edition approved June 10,1996.Published August 1996.Originallypublished as F 1260 89.Last previous edition F 1260 89.2Annual Book of ASTM Standards,Vol 10.04.3Available from Global Engineering,15 Inverness Way,East Inglewood,CO8

15、0112-5776.1Copyright ASTM International,100 Barr Harbor Drive,PO Box C700,West Conshohocken,PA 19428-2959,United States.4.Summary of Test Method4.1 This test method is used to obtain sample estimates ofthe median-time-to-failure,t50,and sigma that describe thefailure distribution of metallization te

16、st lines subjected tocurrent density and temperature stress.This involves subject-ing a sample of N test structures to high current density andhigh ambient temperature stress,calculating the stress tempera-ture of the metallization during the test,(which takes accountof joule heating)and measuring the time to failure of eachstructure.The time-to-fail of the test structures is empiricallydescribed by a log-Normal distribution.The sample estimate oft50is equal to the exponential of the mean of the

copyright@ 2008-2023 wnwk.com网站版权所有

经营许可证编号:浙ICP备2024059924号-2